

## NTE74LS193 Integrated Circuit TTL – Synchronous 4–Bit Up/Down Counter

### **Description:**

The NTE74LS193 is a synchronous 4-bit binary reversible up/down counter in a 16-Lead plastic DIP type package having the complexity of 55 equivalent gates. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters.

The outputs of the four master-slave flip-flops are triggered by a low-to-high transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is high.

This counter is fully programmable; that is, each output may be preset to either level by entering the desired data of the data inputs while the load input is low. The output will change to agree with the data inputs independently of the count pulses. This feature allows the counter to be used as a modulo–N divider by simply modifying the count length with the preset inputs.

A clear input has been provided which forces all outputs to the low level when a high level is applied. The clear function is independent of the count and load inputs. The clear, count, and load inputs are buffered to lower the drive requirements. This reduces the number of clock drivers, etc., required for long words.

This device was designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up-counting and down-counting functions. The borrow output produces a pulse equal in width to the count-up input when an overflow condition exists. The counter can then be easily cascaded by feeding the borrow and carry outputs to the count-down and count-up inputs respectively of the succeeding counter.

#### Features:

- Cascading Circuitry Provided Internally
- Synchronous Operation
- Individual Preset to Each Flip-Flop
- Fully Independent Clear Input

#### Absolute Maximum Ratings: (Note 1)

| Supply Voltage, V <sub>CC</sub>             | 7V                   |
|---------------------------------------------|----------------------|
| DC Input Voltage, V <sub>IN</sub>           | 7V                   |
| Power Dissipation, P <sub>D</sub>           | 95mW                 |
| Operating Temperature Range, T <sub>A</sub> | $\dots$ 0°C to +70°C |
| Storage Temperature Range, T <sub>stq</sub> | −65°C to +150°C      |

Note 1. Unless otherwise specified, all voltages are referenced to GND.

### **Recommended Operating Conditions:**

| Parameter                   | Symbol             | Min  | Тур | Max  | Unit |
|-----------------------------|--------------------|------|-----|------|------|
| Supply Voltage              | V <sub>CC</sub>    | 4.75 | 5.0 | 5.25 | V    |
| High-Level Output Current   | I <sub>OH</sub>    | _    | _   | -400 | μΑ   |
| Low-Level Output Current    | I <sub>OL</sub>    | _    | _   | 8    | mA   |
| Clock Frequency             | f <sub>clock</sub> | 0    | _   | 25   | MHz  |
| Width of Any Input Pulse    | t <sub>w</sub>     | 20   | _   | _    | ns   |
| Clear Inactive Setup Time   | t <sub>su</sub>    | 15   | _   | _    | ns   |
| Load Inactive Setup Time    | t <sub>su</sub>    | 15   | _   | _    | ns   |
| Data Setup Time             | t <sub>su</sub>    | 20   | _   | -    | ns   |
| Data Hold Time              | t <sub>h</sub>     | 5    | _   | _    | ns   |
| Operating Temperature Range | T <sub>A</sub>     | 0    | _   | +70  | °C   |

#### **<u>Electrical Characteristics</u>**: (Note 2, Note 3)

| Parameter                    | Symbol          | Test Conditions                                                        |                       |     | Тур  | Max  | Unit |
|------------------------------|-----------------|------------------------------------------------------------------------|-----------------------|-----|------|------|------|
| High-Level Input Voltage     | V <sub>IH</sub> |                                                                        |                       | 2   | _    | _    | V    |
| Low-Level Input Voltage      | V <sub>IL</sub> |                                                                        |                       |     | _    | 0.8  | V    |
| Input Clamp Voltage          | V <sub>IK</sub> | $V_{CC} = MIN, I_I = -18mA$                                            |                       | -   | _    | -1.5 | V    |
| High Level Output Voltage    | V <sub>OH</sub> | $V_{CC}$ = MIN, $V_{IH}$ = 2V, $V_{IL}$ = MAX, $I_{OH}$ = -400 $\mu$ A |                       | 2.7 | 3.4  | _    | V    |
| Low Level Output Voltage     | V <sub>OL</sub> | $V_{CC} = MIN, V_{IH} = 2V, V_{IL} = MAX$                              | I <sub>OL</sub> = 4mA | -   | 0.15 | 0.4  | V    |
|                              |                 |                                                                        | $I_{OL} = 8mA$        | _   | 0.35 | 0.5  | V    |
| Input Current                | lı              | V <sub>CC</sub> = MAX, V <sub>I</sub> = 7V                             |                       | -   | _    | 0.1  | mA   |
| High Level Input Current     | I <sub>IH</sub> | $V_{CC} = MAX, V_I = 2.7V$                                             |                       | -   | _    | 20   | μΑ   |
| Low Level Input Current      | I₁∟             | $V_{CC} = MAX, V_I = 0.4V$                                             |                       | _   | _    | -0.4 | mA   |
| Short-Circuit Output Current | los             | V <sub>CC</sub> = MAX, Note 4                                          |                       | -20 | _    | -100 | mA   |
| Supply Current               | Icc             | V <sub>CC</sub> = MAX, Note 5                                          |                       | _   | 19   | 34   | mA   |

- Note 2. .For conditions shown as MIN or MAX, use the appropriate value specified under "Recommended Operation Conditions".
- Note 3. All typical values are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C.
- Note 4. Not more than one output should be shorted at a time and duration of short-circuit should not exceed one second.
- Note 5.  $I_{CC}$  is measured with all outputs open, clear and load inputs grounded, and all other inputs at 4.5V.

## <u>Switching Characteristics</u>: $(V_{CC} = 5V, T_A = +25^{\circ}C \text{ unless otherwise specified})$

| Parameter                                                  | Symbol           | Test Conditions                 | Min | Тур | Max | Unit |
|------------------------------------------------------------|------------------|---------------------------------|-----|-----|-----|------|
| Maximum Clock Frequency                                    | f <sub>max</sub> | $R_L = 2k\Omega$ , $C_L = 15pF$ | 25  | 32  | _   | MHz  |
| Propagation Delay Time<br>(From UP Input to Any CO Output) | t <sub>PLH</sub> |                                 | -   | 17  | 26  | ns   |
|                                                            | t <sub>PHL</sub> |                                 | -   | 18  | 24  | ns   |
| Propagation Delay Time<br>(From DOWN Input to BO Output)   | t <sub>PLH</sub> |                                 | 1   | 16  | 24  | ns   |
|                                                            | t <sub>PHL</sub> |                                 | 1   | 15  | 24  | ns   |
| Propagation Delay Time                                     | t <sub>PLH</sub> |                                 | ı   | 27  | 38  | ns   |
| (From UP or DOWN Input to Q Output)                        | t <sub>PHL</sub> |                                 | 1   | 30  | 47  | ns   |
| Propagation Delay Time<br>(From LOAD Input to Q Output)    | t <sub>PLH</sub> |                                 | 1   | 24  | 40  | ns   |
|                                                            | t <sub>PHL</sub> |                                 | 1   | 25  | 40  | ns   |
| Propagation Delay Time<br>(From CLR Input to Q Output)     | t <sub>PHL</sub> |                                 | -   | 23  | 35  | ns   |

# **Pin Connection Diagram** 16 V<sub>CC</sub> B 1 15 A Q<sub>B</sub> 2 14 CLR Q<sub>A</sub> 3 DOWN 4 13 BO 12 CO UP 5 11 LOAD Q<sub>C</sub> 6 **10** C **Q**<sub>D</sub> **7** GND 8 9 D

